Close

Presentation

GREAT: Gen-AI Research in Electronic Design, Automation, and Test
DescriptionLarge language models (LLMs) have been a significant breakthrough in artificial intelligence, demonstrating remarkable success in solving various real-world problems. These models, trained on vast amounts of text data, have shown an uncanny ability to generate human-like text, understand context, answer questions, and write code. They have been successfully deployed in numerous applications, including customer service, content creation, and language translation, to name a few. The versatility and robustness of LLMs have made them an invaluable tool in the AI toolkit, opening up avenues for exploration and innovation. Microsoft, Google, Meta, and Amazon have invested in generative AI technologies like LLMs.

One such avenue that has garnered attention is using LLMs in chip design. Digital chip design, a complex and intricate process, involves the creation of integrated circuits used in various electronic devices. LLMs are expected to aid designers during design and concept development, verification, validation, and security checks. For instance, Synopsys has recently developed an LLM-based framework to aid chip design and development.

With these revolutionary developments and interest from leading electronic design automation companies (Cadence, Synopsys, Siemens) and chip design companies (Intel, Nvidia, Qualcomm, IBM, etc.), there is an increasing need for a greater understanding of LLMs' roles in EDA. We are organizing this first "Workshop on Gen-AI for Chip Design", consisting of:

(i) Introductory session on LLMs for chip design (1:00-1:30)

(ii) Three-hour "Design a Chip in a Day" competition (e.g., RTL generation and testing) open to the EDA, AI, and Design community (students, academics, practitioners, hobbyists) (1:30-4:30)

(iv) Closing session on the next steps (4:30-5:00)
Together, these sessions will highlight the advances of LLMs for chip design, research adventures in academia, and provide hands-on experience for LLM-based chip design.

Competition Registration Link: https://forms.gle/UDnp2xs9gVzxCm3t9

Competition Flyer: https://shorturl.at/8Jhzv
Event Type
Workshop
TimeSunday, June 231:00pm - 5:00pm PDT
Location3004, 3rd Floor
Topics
AI